国产毛片a精品毛-国产毛片黄片-国产毛片久久国产-国产毛片久久精品-青娱乐极品在线-青娱乐精品

Offset Reduction Techniques in High-Speed Analog-to-Digital Converters

發布時間:2012-4-24 14:49    發布者:看門狗
關鍵詞: ADC
Offset Reduction Techniques in High-Speed Analog-to-Digital Converters - Analysis, Design and Tradeoffs
Series: Analog Circuits and Signal Processing
Figueiredo, Pedro M., Vital, João C.

2009, XX, 384 p., Hardcover
ISBN: 978-1-4020-9715-7

About this book
Offset Reduction Techniques in High-Speed Analog-to-Digital Converters analyzes, describes the design, and presents test results of Analog-to-Digital Converters (ADCs) employing the three main high-speed architectures: flash, two-step flash and folding and interpolation. The advantages and limitations of each one are reviewed, and the techniques employed to improve their performance are discussed.

Since the offset voltages of the constituting sub-blocks of these converters (pre-amplifiers, folding circuits and latched comparators) present the definitive linearity limitation, the offset is the fundamental design parameter in high-speed CMOS ADCs. Consequently, offset reduction techniques must be employed, in order to achieve high frequency operation with low power and layout area. Averaging and offset sampling are the most widely used, both being thoroughly characterized:

the most exhaustive study ever performed about averaging in both pre-amplifier and folding stages is presented, covering the DC and transient responses, all mismatch sources, termination, and a fully automated design procedure;

existing offset sampling methods are carefully reviewed, and two new techniques are disclosed that, combined, yield a (nearly) offset free comparator.


Other relevant topics include kickback noise elimination in comparators, reference buffer design, a technique to compensate (certain) IR drops, details on the layout and floorplan of cascaded folding stages, and an improved scheme to select reference voltages in fine ADCs of two-step subranging converters. Special emphasis is given to the methods of guaranteeing specifications across process, temperature and supply voltage corners.

Written for:
Students, professors, researchers and engineers working in data conversion solutions from both academic institutes and industry

Offset Reduction Techniques in High Speed Analog to Digital Converters .pdf (10.25 MB)
本文地址:http://www.qingdxww.cn/thread-90723-1-1.html     【打印本頁】

本站部分文章為轉載或網友發布,目的在于傳遞和分享信息,并不代表本網贊同其觀點和對其真實性負責;文章版權歸原作者及原出處所有,如涉及作品內容、版權和其它問題,我們將根據著作權人的要求,第一時間更正或刪除。
rinllow6 發表于 2012-4-26 12:21:42
謝謝!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!
zhjjwzz 發表于 2012-12-13 11:40:15
謝謝,下載下來看看,非常有用
您需要登錄后才可以發表評論 登錄 | 立即注冊

廠商推薦

  • Microchip視頻專區
  • 使用SAM-IoT Wx v2開發板演示AWS IoT Core應用程序
  • 使用Harmony3加速TCP/IP應用的開發培訓教程
  • 集成高級模擬外設的PIC18F-Q71家族介紹培訓教程
  • 探索PIC16F13145 MCU系列——快速概覽
  • 貿澤電子(Mouser)專區

相關視頻

關于我們  -  服務條款  -  使用指南  -  站點地圖  -  友情鏈接  -  聯系我們
電子工程網 © 版權所有   京ICP備16069177號 | 京公網安備11010502021702
快速回復 返回頂部 返回列表
主站蜘蛛池模板: 三级在线观看视频 | 欧美日韩在线精品一区二区三区 | 国内精品国语自产拍在线观看91 | 天天摸日日 | 高清国产精品久久 | 久久系列 | 四虎永久成人免费 | 欧美视频在线观看免费 | 国产精品青青青高清在线 | 欧美整片完整片视频在线 | 日本中文字幕一区 | 中文国产成人精品久久下载 | 国产亚洲毛片在线 | 久久香蕉国产 | 精品视频福利 | 国产精品视频一区二区三区 | 欧美交性a视频免费 | 中文字幕 视频一区 | 四虎影视免费观看 | 久久成人永久免费播放 | 久久精品男人影院 | 欧美成人免费看片一区 | 色综合国产 | 好男人影视官网在线www | 久久久久久免费播放一级毛片 | 成人在线短视频 | 在线欧美日韩 | 国产精品一区二区在线观看完整版 | 99视频在线看观免费 | 天天操视频 夜夜 | tube8欧美巨大 | 亚洲人成www在线播放 | 在线观看精品自拍视频 | 99re2| 青青热久麻豆精品视频在线观看 | 禁网站在线观看免费视频 | 天天爽夜夜春 | 最新国产一区二区精品久久 | 日本一区二区三区视频在线观看 | 日韩精品一 | 91极品尤物 |